

# Contents

| (                                                                                                                                                                                                                                                 | Copyright (c) 2016-2024, WiSig Networks Pvt Ltd. All rights reserved | 3  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----|
| Revis                                                                                                                                                                                                                                             | sion History                                                         | 3  |
| Obje                                                                                                                                                                                                                                              | ective                                                               | 3  |
| Wha                                                                                                                                                                                                                                               | t is an FSM                                                          | 4  |
| 1.                                                                                                                                                                                                                                                | Types of Finite State Machine                                        | 5  |
| 2.                                                                                                                                                                                                                                                | Finite State Machine Applications                                    | 7  |
| 3.                                                                                                                                                                                                                                                | Advantages of Finite State Machine                                   | 8  |
| 4.                                                                                                                                                                                                                                                | Disadvantages of Finite State Machine                                | 8  |
| Assig                                                                                                                                                                                                                                             | gnment -1                                                            | 9  |
| 1.                                                                                                                                                                                                                                                | Implementation                                                       | 10 |
| 2.                                                                                                                                                                                                                                                | Block Diagram                                                        | 13 |
| 3.                                                                                                                                                                                                                                                | Port Description                                                     | 13 |
| Revision History Objective What is an FSM.  1. Types of Finite State Machine 2. Finite State Machine Applications 3. Advantages of Finite State Machine 4. Disadvantages of Finite State Machine Assignment -1 1. Implementation 2. Block Diagram | 13                                                                   |    |
| Sig                                                                                                                                                                                                                                               | gnals                                                                | 14 |
| Co                                                                                                                                                                                                                                                | onstants                                                             | 15 |
| 4.                                                                                                                                                                                                                                                | Module code                                                          | 15 |
| 5.                                                                                                                                                                                                                                                | Test bench code                                                      | 15 |
| 6.                                                                                                                                                                                                                                                | Test cases                                                           | 16 |
| 7.                                                                                                                                                                                                                                                | Schematic Diagram                                                    | 17 |
| 8.                                                                                                                                                                                                                                                | Utilization                                                          | 17 |
| Assig                                                                                                                                                                                                                                             | gnment-2                                                             | 18 |
| 1.                                                                                                                                                                                                                                                | Implementation                                                       | 19 |
| 2.                                                                                                                                                                                                                                                | Block Diagram                                                        | 22 |
| 3.                                                                                                                                                                                                                                                | Port description                                                     | 22 |
| Ge                                                                                                                                                                                                                                                | enerics                                                              | 22 |
| Po                                                                                                                                                                                                                                                | rts                                                                  | 22 |
| Sig                                                                                                                                                                                                                                               | gnals                                                                | 23 |
| 4.                                                                                                                                                                                                                                                | Module code                                                          | 25 |
| 5.                                                                                                                                                                                                                                                | Testbench code                                                       | 25 |
| 6.                                                                                                                                                                                                                                                | Test cases                                                           | 25 |
| 7.                                                                                                                                                                                                                                                | Schematic Diagram                                                    | 26 |
| 8.                                                                                                                                                                                                                                                | Utilization                                                          | 28 |

### Copyright (c) 2016-2024, WiSig Networks Pvt Ltd. All rights reserved.

All information contained herein is property of WiSig Networks Pvt. Ltd., unless otherwise explicitly mentioned. The intellectual and technical concepts in this file are proprietary to WiSig Networks and may be covered by grants or in process of national and international patents and are protected by trade secrets and copyright law. Redistribution and use in source and binary forms of the content in this file, with or without modification are not permitted unless permission is explicitly granted by WiSig Networks.

### **Revision History**

| Version | Date (DD/MM/YY) | Description | Author(s) | Reviewer(s) |
|---------|-----------------|-------------|-----------|-------------|
| 1       | 1-05-2024       |             | Alavala   |             |
|         |                 |             | Chinnapa  |             |
|         |                 |             | Reddy     |             |

### **Objective**

- > Understanding the concept of fixed-point arithmetic and use cases.
- ➤ Learning the implementation insights of fixed-point arithmetic.

### What is an FSM

The finite state machines (FSMs) are significant for understanding the decision-making logic as well as control the digital systems. In the FSM, the outputs, as well as the next state, are a present state and the input function. This means that the selection of the next state mainly depends on the input value and strength lead to more compound system performance. As in sequential logic, we require the past inputs history for deciding the output. Therefore, FSM proves very cooperative in understanding sequential logic roles. Basically, there are two methods for arranging a sequential logic design namely mealy machine as well as more machine.

The definition of a finite state machine is, the term finite state machine (FSM) is also known as finite state automation. FSM is a calculation model that can be executed with the help of hardware otherwise software. This is used for creating sequential logic as well as a few computer programs. FSMs are used to solve the problems in fields like mathematics, games, linguistics, and artificial intelligence. In a system where specific inputs can cause specific changes in state that can be signified with the help of FSMs.



This finite state machine diagram explains the various conditions of a turnstile. Whenever placing a coin into a turnstile will unbolt it, and after the turnstile has been pressed, it bolts gain. Placing a coin into an unbolted turnstile, otherwise pressing against a bolted turnstile will not alter its state.

### 1. Types of Finite State Machine

The finite state machines are classified into two types such as Mealy state machine and Moore state machine.

### **Mealy State Machine**

When the outputs depend on the current inputs as well as states, then the FSM can be named to be a mealy state machine. The following diagram is the mealy state machine block diagram. The mealy state machine block diagram consists of two parts namely combinational logic as well as memory. The memory in the machine can be used to provide some of the previous outputs as combinational logic inputs.



Based on the current inputs as well as states, this machine can produce outputs. Thus, the outputs can be suitable only at positive otherwise negative of the CLK signal. The mealy state machine's state diagram is shown below.



The state diagram of mealy state machine mainly includes three states namely A, B, and C. These three states are tagged within the circles as well as every circle communicates with one state. Conversions among these three states are signified by directed lines. In the above diagram, the inputs and outputs are denoted with 0/0, 1/0, and 1/1. Based on the input value, there are two conversions from every state.

Generally, the number of required states in the mealy machine is below or equivalent to the number of required states in Moore state machine. There is an equal Moore state machine for every Mealy state machine. As a result, based on the necessity we can employ one of them.

#### **Moore State Machine**

When the outputs depend on current states then the FSM can be named as Moore state machine. The Moore state machine's block diagram is shown below. The Moore state machine block diagram consists of two parts namely combinational logic as well as memory.



In this case, the current inputs, as well as current states, will decide the next states. Thus, depending on further states, this machine will generate the outputs. So, the outputs of this will be applicable simply after the conversion of the state.

The Moore state machine state diagram is shown below. In the above state, the diagram includes four states like a mealy state machine namely A, B, C, and D. the four states as well as individual outputs are placed in the circles.



In the above figure, there are four states, namely A, B, C & D. These states and the respective outputs are labelled inside the circles. Here, simply the input worth is marked on every conversion. In the above figure includes two conversions from every state depending on the input value.

Generally, the number of required states in this machine is greater than otherwise equivalent to the required number of states in the mealy state machine

Generally, the number of required states in this machine is more than otherwise equivalent to the required states in MSM (Mealy state machine). For every Moore state machine, there is a corresponding Mealy state machine. Consequently, depending on the necessity we can utilize one of them.

There is an equal mealy state machine for every Moore state machine. As a result, based on the necessity we can employ one of them.

### 2. Finite State Machine Applications

- The finite state machine applications mainly include the following.
- FSMs are used in games; they are most recognized for being utilized in artificial intelligence, and however, they are also frequent in executions of navigating parsing text, input handling of the customer, as well as network protocols.
- These are restricted in computational power; they have the good quality of being comparatively simple to recognize. So, they are frequently used by software developers as well as system designers for summarizing the performance of a difficult system.
- The finite state machines are applicable in vending machines, video games, traffic lights, controllers in CPU, text parsing, analysis of protocol, recognition of speech, language processing, etc.

### 3. Advantages of Finite State Machine

- The advantages of Finite State Machine include the following.
- Finite state machines are flexible
- Easy to move from a significant abstract to a code execution
- Low processor overhead
- Easy determination of reachability of a state

### 4. Disadvantages of Finite State Machine

- The disadvantages of the finite state machine include the following
- The expected character of deterministic finite state machines can be not needed in some areas like computer games
- The implementation of huge systems using FSM is hard for managing without any idea of design.
- Not applicable for all domains
- The orders of state conversions are inflexible.

Thus, this is all about finite state machines. From the above information finally, we can conclude that synchronous sequential circuits affect their states for each positive otherwise negative conversion of the CLK signal depending on the input. So, this behaviour can be signified in the form of graphical which is known as a state diagram. Another name of a synchronous sequential circuit is FSM (finite state machine).

# **Assignment -1**

> Implement the design having below specifications



- ➤ Data stream of 16 bits comes continuously infinite time along with the valid, last and keep signals.
- ➤ 'keep' signal will indicate the number of valid bits are present in that corresponding data stream starts from LSB.
- > Output should follow the below stream flow



- ➤ Design should give 16 valid bits in every clock cycle exception may be valid for the last cycle in the packet based on the number of valid bits present in the packet.
- ➤ Each packet will end with the last signal asserted high and immediately next packet data will start coming.
- ➤ If the current clock cycle does not have 16 valid bits of data it will take enough bits from the succeeding samples to make 16 valid bits.
  - Input: 16 bits and keep is of 8 bits
  - output: 16 bits
  - Design should comply with AXI Stream protocol.( Use necessary signals only like tdata, tvalid, tready and tkeep)

### 1. Implementation

This FSM module processes data streams between two interfaces: the s\_axis (source axis) and m\_axis (master axis). The FSM handles the transfer of 16-bit data chunks and manages the validity and readiness signals between these interfaces. It ensures that data is correctly aligned and transferred based on control signals, specifically s\_axis\_tkeep.

#### **Parameters and Local Parameters**

DATA WIDTH: Defines the width of the data, set to 16 bits.

States:

STATE Initial: Initial state, waiting for data.

STATE 1: Intermediate state processing smaller chunks of data.

STATE 2: State processing full 16-bit data.

STATE\_3: Additional state for handling carry-over data.

STATE 4: Final state for additional processing of carry-over data.

#### **Registers**

CurrentState: Holds the current state of the FSM.

NextState: Determines the next state based on the current conditions.

mem, mem s: Temporary storage registers for data manipulation.

mem 1, mem 2, mem 3: Additional storage registers for intermediate data.

t\_keep\_out, t\_keep\_out\_reg: Registers to manage the tkeep values.

m\_axis\_tlast\_reg: Register to manage the tlast signal.

#### **State Transition Logic**

The FSM transitions between states based on the s\_axis\_tkeep values and the readiness of the master interface (m\_axis\_tready). The transitions are defined in the always @\* block:

STATE Initial: Waits for s axis tvalid to be asserted. Based on s axis tkeep, transitions to:

```
STATE Initial if s axis tkeep is 0.
```

STATE 1 if s axis tkeep is 4, 8, or 12.

STATE 2 if s axis tkeep is 16.

STATE\_1: Checks if m\_axis\_tready is asserted or if both s\_axis\_tvalid and s\_axis\_tready are asserted. Based on s\_axis\_tkeep, transitions to:

STATE\_Initial if s\_axis\_tkeep is 0.

STATE 1 if s axis tkeep is 4, 8, or 12.

STATE 3 if s axis tkeep is 16.

STATE 2: Checks if m axis tready is asserted. Based on s axis tkeep, transitions to:

STATE Initial if s axis tkeep is 0.

STATE\_1 if s\_axis\_tkeep is 4, 8, or 12.

STATE\_Initial if s\_axis\_tkeep is 16.

STATE 3: Checks if m axis tready is asserted. Based on s axis tkeep, transitions to:

STATE Initial if s axis tkeep is 0.

STATE\_1 if s\_axis\_tkeep is 4, 8, or 12.

STATE 4 if s axis tkeep is 12.

STATE 3 if s axis tkeep is 16.

STATE 4: Checks if m axis tready is asserted. Based on s axis tkeep, transitions to:

STATE 4 if s axis tkeep is 0.

STATE 1 if s axis tkeep is 4, 8, or 12.

STATE 3 if s axis tkeep is 16.

#### **Signal Assignments**

s axis tready:

Asserted (set to 1) in states STATE 1, STATE 2, STATE 3, and STATE 4.

Deasserted (set to 0) in STATE Initial and any other default state.

Data Processing:

In STATE Initial: Resets mem s and t keep out.

In STATE 1:

If s\_axis\_tkeep is less than 16 and t\_keep\_out is 16, it processes the input data by left-shifting and combines it with the existing mem data, updating t keep out accordingly.

```
In STATE 2:
```

If s axis tkeep is 16, it directly assigns s axis tdata to mem s and updates t keep out.

```
In STATE 3:
```

If s\_axis\_tkeep is 16 and t\_keep\_out is greater than 16, it processes the input data similar to STATE 1 but with more detailed handling of intermediate storage (mem 1).

```
In STATE 4:
```

If s\_axis\_tkeep is less than 16 and t\_keep\_out is 16, it processes the data by combining shifted s axis tdata with mem and mem 1 data.

### **Output Signal Management:**

```
m axis tlast:
```

Updated in every clock cycle to reflect the correct end of the packet based on the current state and s\_axis\_tlast.

```
m axis tdata:
```

Driven by mem\_s if m\_axis\_tvalid is asserted, otherwise by mem\_3.

```
m axis tvalid:
```

Asserted when the current state is STATE\_4 or when t\_keep\_out equals 16, provided m axis tready is also asserted.

```
m axis tkeep:
```

Set to t keep out if m axis tvalid is asserted, otherwise set to t keep out reg.

### **Additional Logic**

```
mem, mem s, mem 1, mem 2, mem 3:
```

Used for intermediate data storage and handling shifts and concatenations.

```
t_keep_out, t_keep_out_reg:
```

Manage the alignment and size of the data chunks being processed and transferred.

This FSM design ensures the data is correctly processed and transferred between interfaces, handling various conditions dictated by the s\_axis\_tkeep control signal. It efficiently manages data alignment and ensures proper handshaking with the master interface through tready, tvalid, and tlast signals.

# 2. Block Diagram



# 3. Port Description

### Ports

| Port name     | Direction | Туре        | Description |
|---------------|-----------|-------------|-------------|
| clk           | input     | wire        |             |
| areset        | input     | wire        |             |
| s_axis_tdata  | input     | wire [15:0] |             |
| s_axis_tvalid | input     | wire        |             |
| s_axis_tready | output    |             |             |
| s_axis_tlast  | input     | wire        |             |
| s_axis_tkeep  | input     | wire [7:0]  |             |
| m_axis_tdata  | output    | [15:0]      |             |
| m_axis_tvalid | output    |             |             |

| Port name     | Direction | Туре  | Description |
|---------------|-----------|-------|-------------|
| m_axis_tready | input     | wire  |             |
| m_axis_tlast  | output    |       |             |
| m_axis_tkeep  | output    | [7:0] |             |

# Signals

| Name             | Type       | Description |
|------------------|------------|-------------|
| CurrentState     | reg [3:0]  |             |
| NextState        | reg [3:0]  |             |
| mem              | reg [15:0] |             |
| mem_s            | reg [15:0] |             |
| mem_1            | reg [15:0] |             |
| mem_2            | reg [15:0] |             |
| mem_3            | reg [15:0] |             |
| t_keep_out=0     | reg [7:0]  |             |
| t_keep_out_reg=0 | reg [7:0]  |             |
| m_axis_tlast_reg | reg        |             |

### Constants

| Name          | Type | Value | Description |
|---------------|------|-------|-------------|
| DATA_WIDTH    |      | 16    |             |
| STATE_Initial |      | 3'd0  |             |
| STATE_1       |      | 3'd1  |             |
| STATE_2       |      | 3'd2  |             |
| STATE_3       |      | 3'd3  |             |
| STATE_4       |      | 3'd4  |             |

# 4. Module code

 $\underline{https://github.com/chinnapa5264/RTL\_Training/blob/main/Module\_5/Assignment\_1/FSM\_1.}\\ \underline{sv}$ 

### 5. Test bench code

https://github.com/chinnapa5264/RTL Training/blob/main/Module 4/Assignment 1/temp.sv

### 6. Test cases

> Input from given assignment data.



> Input data taken from different.



# 7. Schematic Diagram



# 8. Utilization

| Utilization |             | -Synthesis   Pos | t-Implementation |
|-------------|-------------|------------------|------------------|
|             |             |                  | Graph   Table    |
| Resource    | Utilization | Available        | Utilization %    |
| LUT         | 227         | 41000            | 0.55             |
| FF          | 68          | 82000            | 0.08             |
| IO          | 56          | 300              | 18.67            |
| BUFG        | 1           | 32               | 3.13             |

# **Assignment-2**





**Output Flow** 

- ➤ Input and output port are 16 bits along with keep signal of 8 bits and one-bit last signal
- ➤ Input is an infinite continuous stream of packets. Each packet will end with the last signal asserted high.
- ➤ Design should have 3 AXI Stream ports, one port for output, one port for input data and another port for input configuration.
- ➤ Design should always accept configuration first and then data. Configuration will give the size of the block.
- ➤ Based on the size of the block, the design should assert the last signal in the output port.
- Example input and output flow is shown above for the block size of 40.
- A keep signal will indicate the number of valid bits present in the current sample starting from the LSB.
- ➤ Once the input packet last signal receives, the design should again accept the configuration.

- ➤ Once the design receives input packet last signal, even though the block size data is not sent out, output last signal should be asserted.
- Each port should comply with the AXI stream protocol.
- ➤ Integrate this IP with the previous Assignment-1 IP and get the final output where the data shouldn't have any empty bits in any transaction (except the last transaction).
- NOTE: If the data width is 16, whole 16 bits should be occupied in a transaction else that transaction holds empty bits
- ➤ Write a System Verilog testbench for this design alone, integrated modules and check whether design meets expectations.

### 1. Implementation

The fsm\_3 module is designed to process data streams based on a configurable packet configuration. This description details the module's operation, including state transitions and data handling.

#### **Module Parameters**

DW IN: Input data width (default 16 bits).

DW\_OUT: Output data width (default 16 bits).

DW USER: User data width (default 8 bits).

#### **Input Ports**

clock: System clock.

reset\_n: Active-low reset signal.

config\_in\_tdata: Configuration data input.

config in tvalid: Configuration data valid signal.

data in tdata: Input data.

data\_in\_tuser: User data associated with input data.

data\_in\_tlast: Last data indicator.

data\_in\_tvalid: Input data valid signal.

data\_out\_tready: Ready signal from the output interface.

#### **Output Ports**

config out tready: Configuration data ready signal.

data\_in\_tready: Input data ready signal.

data out tdata: Output data.

data out tuser: User data associated with output data.

data\_out\_tlast: Last data indicator for output.

data out tvalid: Output data valid signal.

### **Local Parameters (State Definitions)**

CONFIG DATA: Configuration data processing state.

RD\_WR\_DATA: Read/write data state.

MERGE: Merge input data with stored data state.

FILTER: Filter data state.

FLUSH: Flush remaining data state.

SEND LASTO SAMPLE: Send the last sample state.

#### **Registers**

data in tdata reg: Registered input data.

data in tuser reg: Registered user data.

data\_in\_tlast\_reg: Registered last data indicator.

data in tvalid reg: Registered input data valid signal.

config in tdata reg: Registered configuration data.

config in tvalid reg: Registered configuration data valid signal.

rem bits, mem 1: Temporary storage for data bits.

rem\_user, count\_user, count: Counters for user data and data bits.

last: Indicator for the last data in the packet.

data out tdata 1d, data out tuser 1d: Registered output data and user data.

#### **Operation and State Transitions**

### **Input Registering**

The REGISTERING\_INPUT block registers the input data, user data, and control signals. It updates these registers on every clock edge if the corresponding ready and valid signals are asserted.

#### **Next State Logic**

The NEXT\_STATE\_SEQ block updates the current state based on the next state determined by the NEXT\_STATE\_DECODER block.

### **State Transition Logic**

The NEXT\_STATE\_DECODER block determines the next state based on the current state and input signals:

CONFIG\_DATA: Transition to RD\_WR\_DATA if the configuration data is valid and ready.

RD WR DATA: Transition to MERGE if the input data is valid and the output is ready.

MERGE: Transition to FILTER, SEND\_LASTO\_SAMPLE, or stay in MERGE based on the count user and data in tlast signals.

FILTER: Transition to FLUSH if the data is ready.

FLUSH: Transition back to MERGE if the data is ready.

SEND LASTO SAMPLE: Transition back to RD WR DATA if the data is ready.

#### **State Definitions and Data Handling**

The STATE DEFINITION block defines the operations performed in each state:

CONFIG\_DATA: Registers the configuration data.

RD\_WR\_DATA: Reads input data and increments the user data counter.

MERGE: Merges input data with stored data and updates the counter and last data indicator.

FILTER: Filters the data based on the user data count and configuration data.

FLUSH: Flushes the remaining data based on the user data count.

SEND LASTO SAMPLE: Sends the last data sample with the last data indicator asserted.

### **Output Logic**

The OUTPUT\_DECODER block assigns the output data, user data, and control signals based on the current state:

RD WR DATA: Outputs the registered data and user data.

MERGE: Outputs merged data if the user data count is greater than 0.

FILTER: Outputs filtered data based on the user data count.

FLUSH: Outputs remaining data based on the user data count.

SEND LASTO SAMPLE: Outputs the last data sample.

### **Data Ready Signal**

The data\_in\_tready signal is asserted if the FSM is in a state that is ready to accept input data (RD\_WR\_DATA, FLUSH, FILTER, MERGE, SEND\_LAST0\_SAMPLE) and the output is ready.

This FSM efficiently processes and transfers data based on configurable packet configurations, ensuring proper handling of data streams and control signals.

# 2. Block Diagram



# 3. Port description

### Generics

| Generic name | Type | Value | Description |
|--------------|------|-------|-------------|
| DW_IN        |      | 16    |             |
| DW_OUT       |      | 16    |             |
| DW_USER      |      | 8     |             |

### Ports

| Port name        | Direction | Type        | Description |
|------------------|-----------|-------------|-------------|
| clock            | input     |             |             |
| reset_n          | input     |             |             |
| config_in_tdata  | input     | [DW_IN-1:0] |             |
| config_in_tvalid | input     |             |             |

| Port name         | Direction | Туре          | Description |
|-------------------|-----------|---------------|-------------|
| config_out_tready | output    |               |             |
| data_in_tdata     | input     | [DW_IN-1:0]   |             |
| data_in_tuser     | input     | [DW_USER-1:0] |             |
| data_in_tlast     | input     |               |             |
| data_in_tvalid    | input     |               |             |
| data_in_tready    | output    |               |             |
| data_out_tdata    | output    | [DW_OUT-1:0]  |             |
| data_out_tuser    | output    | [DW_USER-1:0] |             |
| data_out_tlast    | output    |               |             |
| data_out_tvalid   | output    |               |             |
| data_out_tready   | input     |               |             |

# Signals

| Name              | Туре                  | Description |
|-------------------|-----------------------|-------------|
| state             | enum r                |             |
| next              | enum r                |             |
| data_in_tdata_reg | reg [DW_IN-1:0]       |             |
| data_in_tuser_reg | reg [DW_USER-<br>1:0] |             |

| Name                  | Туре                   | Description |
|-----------------------|------------------------|-------------|
| data_in_tlast_reg     | reg                    |             |
| data_in_tvalid_reg    | reg                    |             |
| data_out_tready_reg   | reg                    |             |
| config_in_tdata_reg   | reg [ DW_IN -1:0]      |             |
| config_in_tuser_reg   | reg [DW_USER-<br>1:0]  |             |
| config_in_tvalid_reg  | reg                    |             |
| config_out_tready_reg | reg                    |             |
| rem_bits              | reg [DW_OUT -<br>1:0]  |             |
| mem_1                 | reg [DW_OUT -<br>1:0]  |             |
| rem_user=0            | reg [DW_USER - 1:0]    |             |
| count_user=0          | reg [DW_USER -<br>1:0] |             |
| count=0               | reg [DW_USER - 1:0]    |             |
| last                  | reg                    |             |
| data_out_tdata_1d     | reg [DW_OUT-<br>1:0]   |             |
| data_out_tuser_1d     | reg [DW_USER-<br>1:0]  |             |

### 4. Module code

 $\underline{https://github.com/chinnapa5264/RTL\_Training/blob/main/Module\_5/Assignment\_2/fsm\_3.s}\underline{v}$ 

### 5. Testbench code

 $\underline{https://github.com/chinnapa5264/RTL\_Training/blob/main/Module\_5/Assignment\_2/fsm\_3\_t \\ \underline{b.sv}$ 

### 6. Test cases

> Input data from assignment.



> Input data from my side.



# 7. Schematic Diagram



# 8. Utilization

| Utilization |             | Post-Synthesis |           | Post-Implementation |               |
|-------------|-------------|----------------|-----------|---------------------|---------------|
|             |             |                |           |                     | Graph   Table |
| Resource    | Utilization |                | Available |                     | Utilization % |
| IO          |             | 28             |           | 300                 | 9.33          |